### 2.5V and 3.3V LVCMOS Clock Fanout Buffer

The MPC9456 is a 2.5 V and 3.3 V compatible $1: 10$ clock distribution buffer designed for low-voltage mid-range to high-performance telecom, networking and computing applications. Both $3.3 \mathrm{~V}, 2.5 \mathrm{~V}$ and dual supply voltages are supported for mixed-voltage applications. The MPC9456 offers 10 low-skew outputs and a differential LVPECL clock input. The outputs are configurable and support 1:1 and 1:2 output to input frequency ratios. The MPC9456 is specified for the extended temperature range of -40 to $85^{\circ} \mathrm{C}$.

## Features

- Configurable 10 outputs LVCMOS clock distribution buffer
- Compatible to single, dual and mixed $3.3 \mathrm{~V} / 2.5 \mathrm{~V}$ voltage supply
- Wide range output clock frequency up to 250 MHz
- Designed for mid-range to high-performance telecom, networking and computer applications
- Supports high-performance differential clocking applications
- Max. output skew of 200 ps ( 150 ps within one bank)
- Selectable output configurations per output bank
- Tristable outputs
- 32 Id LQFP package
- Ambient operating temperature range of -40 to $85^{\circ} \mathrm{C}$


## Functional Description

The MPC9456 is a full static design supporting clock frequencies up to 250 MHz . The signals are generated and retimed on-chip to ensure minimal skew between the three output banks.

Each of the three output banks can be individually supplied by 2.5 V or 3.3 V supporting mixed voltage applications. The FSELx pins choose between division of the input reference frequency by one or two. The frequency divider can be set individually for each of the three output banks. The MPC9456 can be reset and the outputs are disabled by deasserting the MR/OE pin (logic high state). Asserting MR/OE will enable the outputs.

All control inputs accept LVCMOS signals while the outputs provide LVCMOS compatible levels with the capability to drive terminated $50 \Omega$ transmission lines. The clock input is low voltage PECL compatible for differential clock distribution support. Please consult the MPC9446 specification for a full CMOS compatible device. For series terminated transmission lines, each of the MPC9456 outputs can drive one or two traces giving the devices an effective fanout of 1:20. The device is packaged in a $7 \times 7$ mm² 32-lead LQFP package.

## Freescale Semiconductor, Inc.



Figure 1. MPC9456 Logic Diagram


Figure 2. Pinout: 32-Lead Package Pinout (Top View)

# Freescale Semiconductor, Inc. 

Table 1: Pin Configuration

| Pin | I/O | Type |  |
| :--- | :--- | :--- | :--- |
| PECL_CLK, <br> PECL_CLK | Input | LVPECL | Differential clock reference <br> Low voltage positive ECL input |
| FSELA, FSELB, FSELC | Input | LVCMOS | Output bank divide select input |
| MR/OE | Input | LVCMOS | Internal reset and output tristate control |
| GND |  | Supply | Negative voltage supply output bank (GND) |
| VCCA $^{\text {VCCB }}$, VCCC |  | Supply | Positive voltage supply for output banks |
| VCC |  | Supply | Positive voltage supply core (VCC) |
| QA0 - QA2 | Output | LVCMOS | Bank A outputs |
| QB0 - QB2 | Output | LVCMOS | Bank B outputs |
| QC0 - QC3 | Output | LVCMOS | Bank C outputs |

${ }^{*} \mathrm{~V}_{\mathrm{CCB}}$ is internally connected to $\mathrm{V}_{\mathrm{CC}}$.
Table 2: Supported Single and Dual Supply Configurations

| Supply voltage configuration | $\mathrm{V}_{\mathbf{C}}{ }^{\mathbf{a}}$ | $\mathrm{V}_{\mathbf{C C A}}{ }^{\mathbf{b}}$ | $\mathrm{V}_{\mathbf{C C B}}{ }^{\mathbf{c}}$ | $\mathrm{V}_{\mathbf{C C C}} \mathbf{d}$ | GND |
| :--- | :---: | :---: | :---: | :---: | :---: |
| 3.3 V | 3.3 V | 3.3 V | 3.3 V | 3.3 V | 0 V |
| Mixed voltage supply | 3.3 V | 3.3 V or 2.5 V | 3.3 V | 3.3 V or 2.5 V | 0 V |
| 2.5 V | 2.5 V | 2.5 V | 2.5 V | 2.5 V | 0 V |

a. $\quad \mathrm{V}_{\mathrm{CC}}$ is the positive power supply of the device core and input circuitry. $\mathrm{V}_{\mathrm{CC}}$ voltage defines the input threshold and levels
b. $\quad \mathrm{V}_{C C A}$ is the positive power supply of the bank $A$ outputs. $\mathrm{V}_{C C A}$ voltage defines bank $A$ output levels
c. $\quad \mathrm{V}_{C C B}$ is the positive power supply of the bank $B$ outputs. $\mathrm{V}_{\mathrm{CCB}}$ voltage defines bank $B$ output levels. $\mathrm{V}_{C C B}$ is internally connected to $\mathrm{V}_{\mathrm{CC}}$.
d. $\quad \mathrm{V}_{\mathrm{CCC}}$ is the positive power supply of the bank C outputs. $\mathrm{V}_{\mathrm{CCC}}$ voltage defines bank C output levels

Table 3: Function Table (Controls)

| Control | Default | 0 | 1 |
| :---: | :---: | :---: | :---: |
| FSELA | 0 |  | $\mathrm{f}_{\mathrm{QAO}} \mathbf{2}=\mathrm{f}_{\text {REF }} \div 2$ |
| FSELB | 0 | $\mathrm{f}_{\mathrm{QB}} \mathrm{O} 2=\mathrm{f}$ REF | $\mathrm{f}_{\mathrm{QB}} 0: 2=\mathrm{f}_{\mathrm{REF}} \div 2$ |
| FSELC | 0 | $\mathrm{f}_{\text {QC0 }} 03$ = fREF | $\mathrm{f}_{\mathrm{QCO}} 0: 3=\mathrm{fREF} \div 2$ |
| MR/OE | 0 | Outputs enabled | Internal reset <br> Outputs disabled (tristate) |

Table 4: Absolute Maximum Ratings ${ }^{\text {a }}$

| Symbol | Characteristics | Min | Max | Unit | Condition |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply Voltage | -0.3 | 4.6 | V |  |
| $\mathrm{~V}_{\text {IN }}$ | DC Input Voltage | -0.3 | $\mathrm{~V}_{\mathrm{CC}}+0.3$ | V |  |
| $\mathrm{~V}_{\text {OUT }}$ | DC Output Voltage | -0.3 | $\mathrm{~V}_{\mathrm{CC}}+0.3$ | V |  |
| $\mathrm{I}_{\mathrm{IN}}$ | DC Input Current |  | $\pm 20$ | mA |  |
| $\mathrm{I}_{\mathrm{OUT}}$ | DC Output Current |  | $\pm 50$ | mA |  |
| $\mathrm{~T}_{\text {S }}$ | Storage temperature | -40 | 125 | ${ }^{\circ} \mathrm{C}$ |  |

a. Absolute maximum continuos ratings are those maximum values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute-maximum-rated conditions is not implied.
Table 5: General Specifications

| Symbol | Characteristics | Min | Typ | Max | Unit | Condition |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{TT}}$ | Output Termination Voltage |  | $\mathrm{V}_{\mathrm{CC}} \div 2$ |  | V |  |
| MM | ESD Protection (Machine Model) | 200 |  |  | V |  |
| HBM | ESD Protection (Human Body Model) | 2000 |  |  | V |  |
| LU | Latch-Up Immunity | 200 |  |  | mA |  |
| CPD $^{\text {Pa }}$ | Power Dissipation Capacitance |  | 10 |  | pF | Per output |
| CIN $_{\text {IN }}$ | Input Capacitance |  | 4.0 |  | pF |  |

## Freescale Semiconductor, Inc.

Table 6: DC Characteristics ( $\mathrm{V} C \mathrm{C}=\mathrm{V}_{\mathrm{CCA}}=\mathrm{V}_{\mathrm{CCB}}=\mathrm{V}_{\mathrm{CCC}}=3.3 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=-40$ to $+85^{\circ} \mathrm{C}$ )

a. $\quad \mathrm{V}_{\mathrm{CMR}}(\mathrm{DC})$ is the crosspoint of the differential input signal. Functional operation is obtained when the crosspoint is within the $\mathrm{V}_{\mathrm{CMR}}$ range and the input swing lies within the $\mathrm{V}_{\mathrm{PP}}(\mathrm{DC})$ specification.
b. Input pull-up / pull-down resistors influence input current.
c. The MPC9456 is capable of driving $50 \Omega$ transmission lines on the incident edge. Each output drives one $50 \Omega$ parallel terminated transmission line to a termination voltage of $\mathrm{V}_{\mathrm{TT}}$. Alternatively, the device drives up to two $50 \Omega$ series terminated transmission lines.
d. ICCQ is the DC current consumption of the device with all outputs open and the input in its default state or open.

Table 7: AC Characteristics ( $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CCA}}=\mathrm{V}_{\mathrm{CCB}}=\mathrm{V}_{\mathrm{CCC}}=3.3 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=-40$ to $\left.+85^{\circ} \mathrm{C}\right)^{\mathrm{a}}$

| Symbol | Characteristics |  | Min | Typ | Max | Unit | Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {ref }}$ | Input Frequency |  | 0 |  | $250{ }^{\text {b }}$ | MHz |  |
| $\mathrm{f}_{\mathrm{MAX}}$ | Maximum Output Frequency | $\begin{aligned} & \div 1 \text { output } \\ & \div 2 \text { output } \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ |  | $\begin{gathered} 250^{b} \\ 125 \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & \hline \text { FSELX }=0 \\ & \text { FSELX=1 } \end{aligned}$ |
| VPP | Peak-to-peak input voltage | PCLK | 500 |  | 1000 | mV | LVPECL |
| $\mathrm{V}_{\text {CMR }}$ | Common Mode Range | PCLK | 1.3 |  | $\mathrm{V}_{\mathrm{CC}}-0.8$ | V | LVPECL |
| ${ }^{\text {tP, REF }}$ | Reference Input Pulse Width |  | 1.4 |  |  | ns |  |
| $\mathrm{tr}_{\mathrm{r}} \mathrm{tf}$ | PCLK Input Rise/Fall Time |  |  |  | $1.0{ }^{\text {d }}$ | ns | 0.8 to 2.0 V |
| $\begin{aligned} & \hline \text { tPLH } \\ & \text { tPHL } \end{aligned}$ | Propagation delay | CCLK to any Q CCLK to any Q | $\begin{aligned} & \hline 2.2 \\ & 2.2 \end{aligned}$ | $\begin{aligned} & \hline 2.8 \\ & 2.8 \end{aligned}$ | $\begin{gathered} 4.45 \\ 4.2 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |  |
| tplZ, HZ | Output Disable Time |  |  |  | 10 | ns |  |
| tPZL, LZ | Output Enable Time |  |  |  | 10 | ns |  |
| ${ }^{\text {tsk }}$ (O) | Output-to-output Skew Within one bank Any output bank, same output divider Any output, Any output divider |  |  |  | $\begin{aligned} & 150 \\ & 200 \\ & 350 \end{aligned}$ | $\begin{aligned} & \text { ps } \\ & \text { ps } \\ & \text { ps } \end{aligned}$ |  |
| $\mathrm{t}_{\text {sk }}(\mathrm{PP})$ | Device-to-device Skew |  |  |  | 2.25 | ns |  |
| ${ }^{\text {tSK(P) }}$ | Output pulse skewe |  |  |  | 200 | ps |  |
| $\mathrm{DC}_{\mathrm{Q}}$ | Output Duty Cycle | $\begin{aligned} & \div 1 \text { output } \\ & \div 2 \text { output } \end{aligned}$ | $\begin{aligned} & 47 \\ & 45 \end{aligned}$ | $\begin{aligned} & 50 \\ & 50 \end{aligned}$ | $\begin{aligned} & 53 \\ & 55 \end{aligned}$ | $\begin{aligned} & \% \\ & \% \end{aligned}$ | $\begin{aligned} & \text { DCREF }=50 \% \\ & \text { DCREF }=25 \%-75 \% \end{aligned}$ |
| $\mathrm{tr}_{\mathrm{r}}$ t t | Output Rise/Fall Time |  | 0.1 |  | 1.0 | ns | 0.55 to 2.4 V |

a. AC characteristics apply for parallel output termination of $50 \Omega$ to $\mathrm{V}_{\mathrm{TT}}$.
b. The MPC9456 is functional up to an input and output clock frequency of 350 MHz and is characterized up to 250 MHz .
c. $\quad V_{C M R}(A C)$ is the crosspoint of the differential input signal. Normal $A C$ operation is obtained when the crosspoint is within the $V_{C M R}$ range and the input swing lies within the $\mathrm{V}_{\mathrm{PP}}(\mathrm{AC})$ specification.
d. Violation of the 1.0 ns maximum input rise and fall time limit will affect the device propagation delay, device-to-device skew, reference input pulse width, output duty cycle and maximum frequency specifications.
e. Output pulse skew is the absolute difference of the propagation delay times: $\left|\mathrm{t}_{\mathrm{pLH}}-\mathrm{t}_{\mathrm{pHL}}\right|$.

Table 8: DC Characteristics ( $\mathrm{V} C \mathrm{CC}=\mathrm{V}_{\mathrm{CCA}}=\mathrm{V}_{\mathrm{CCB}}=\mathrm{V}_{\mathrm{CCC}}=2.5 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=-40$ to $+85^{\circ} \mathrm{C}$ )

| Symbol | Characteristics | Min | Typ | Max | Unit | Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IH}}$ | Input high voltage | 1.7 |  | $\mathrm{V}_{\mathrm{CC}}+0.3$ | V | LVCMOS |
| $\mathrm{V}_{\text {IL }}$ | Input low voltage | -0.3 |  | 0.7 | V | LVCMOS |
| VPP | Peak-to-peak input voltage PCLK | 250 |  |  | mV | LVPECL |
| $\mathrm{V}_{\text {CMR }}{ }^{\text {a }}$ | Common Mode Range PCLK | 1.1 |  | $\mathrm{V}_{\text {cC }}-0.7$ | V | LVPECL |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage | 1.8 |  |  | V | $\mathrm{IOH}=-15 \mathrm{~mA}{ }^{\text {b }}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage |  |  | 0.6 | V | $\mathrm{I}^{\text {OL }}=15 \mathrm{~mA}$ |
| ZOUT | Output impedance |  | 17-20 ${ }^{\text {b }}$ |  | $\Omega$ |  |
| In | Input current ${ }^{\text {C }}$ |  |  | $\pm 200$ | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {IN }}=\mathrm{GND}$ or $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ |
| ICCQd | Maximum Quiescent Supply Current |  |  | 2.0 | mA | All $\mathrm{V}_{\mathrm{CC}}$ Pins |

a. $\quad \mathrm{V}_{\mathrm{CMR}}(\mathrm{DC})$ is the crosspoint of the differential input signal. Functional operation is obtained when the crosspoint is within the $\mathrm{V}_{\mathrm{CMR}}$ range and the input swing lies within the $V_{P P}(D C)$ specification.
b. The MPC9456 is capable of driving $50 \Omega$ transmission lines on the incident edge. Each output drives one $50 \Omega$ parallel terminated transmission line to a termination voltage of $\mathrm{V}_{\mathrm{TT}}$. Alternatively, the device drives up to two $50 \Omega$ series terminated transmission lines per output.
c. Input pull-up / pull-down resistors influence input current.
d. ICCQ is the DC current consumption of the device with all outputs open and the input in its default state or open.

Table 9: AC Characteristics ( $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{CCA}}=\mathrm{V}_{\mathrm{CCB}}=\mathrm{V}_{\mathrm{CCC}}=2.5 \mathrm{~V} \pm 5 \%, \mathrm{~T}_{\mathrm{A}}=-40$ to $\left.+85^{\circ} \mathrm{C}\right)^{\mathrm{a}}$

a. AC characteristics apply for parallel output termination of $50 \Omega$ to $\mathrm{V}_{\mathrm{TT}}$.
b. The MPC9456 is functional up to an input and output clock frequency of 350 MHz and is characterized up to 250 MHz .
c. $\quad V_{C M R}(A C)$ is the crosspoint of the differential input signal. Normal $A C$ operation is obtained when the crosspoint is within the $V_{C M R}$ range and the input swing lies within the VPP (AC) specification.
d. Violation of the 1.0 ns maximum input rise and fall time limit will affect the device propagation delay, device-to-device skew, reference input pulse width, output duty cycle and maximum frequency specifications.
e. Output pulse skew is the absolute difference of the propagation delay times: $\left|t_{\mathrm{pLH}}-\mathrm{t}_{\mathrm{p} H L}\right|$.

## Freescale Semiconductor, Inc.

Table 10: AC Characteristics (VCC=3.3V $\pm 5 \%, ~ V C C A=V C C B=V C C C=2.5 \mathrm{~V} \pm 5 \%$ or $3.3 \mathrm{~V} \pm 5 \%$, $\mathrm{T}_{\mathrm{A}}=-40$ to $\left.+85^{\circ} \mathrm{C}\right)^{\mathrm{a}} \mathrm{b}$

| Symbol | Characteristics | Min | Typ | Max | Unit | Condition |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {tsk }}(\mathrm{O})$ | Output-to-output SkewWithin one bank <br> Any output bank, same output divider <br> Any output, Any output divider <br> and |  |  | $\begin{aligned} & 150 \\ & 250 \\ & 350 \end{aligned}$ | $\begin{aligned} & \text { ps } \\ & \text { ps } \\ & \text { ps } \end{aligned}$ |  |
| tsk(PP) | Device-to-device Skew |  |  | 2.5 | ns |  |
| tPLH, HL | Propagation delay PCLK to any Q | See 3.3V table |  |  |  |  |
| ${ }^{\text {t }} \mathrm{SK}(\mathrm{P})$ | Output pulse skew ${ }^{\text {c }}$ |  |  | 250 | ps |  |
| $\mathrm{DC}_{\mathrm{Q}}$ | Output Duty Cycle $\quad \div 1$ or $\div 2$ output | 45 | 50 | 55 | \% | DCREF $=50 \%$ |

a. AC characteristics apply for parallel output termination of $50 \Omega$ to $\mathrm{V}_{\mathrm{TT}}$.
b. For all other AC specifications, refer to 2.5 V or 3.3 V tables according to the supply voltage of the output bank.
c. Output pulse skew is the absolute difference of the propagation delay times: $\left|\mathrm{t}_{\mathrm{pLH}}-\mathrm{t}_{\mathrm{p}} \mathrm{LL}\right|$.

## APPLICATIONS INFORMATION

## Driving Transmission Lines

The MPC9456 clock driver was designed to drive high speed signals in a terminated transmission line environment. To provide the optimum flexibility to the user the output drivers were designed to exhibit the lowest impedance possible. With an output impedance of less than $20 \Omega$ the drivers can drive either parallel or series terminated transmission lines. For more information on transmission lines the reader is referred to application note AN1091. In most high performance clock networks point-to-point distribution of signals is the method of choice. In a point-to-point scheme either series terminated or parallel terminated transmission lines can be used. The parallel technique terminates the signal at the end of the line with a $50 \Omega$ resistance to $\mathrm{V}_{\mathrm{CC}} \div 2$.

This technique draws a fairly high level of DC current and thus only a single terminated line can be driven by each output of the MPC9456 clock driver. For the series terminated case however there is no DC current draw, thus the outputs can drive multiple series terminated lines. Figure 3. "Single versus Dual Transmission Lines" illustrates an output driving a single series terminated line versus two series terminated lines in parallel. When taken to its extreme the fanout of the MPC9456 clock driver is effectively doubled due to its capability to drive multiple lines.


Figure 3. Single versus Dual Transmission Lines
The waveform plots in Figure 4. "Single versus Dual Line Termination Waveforms" show the simulation results of an output driving a single line versus two lines. In both cases the drive capability of the MPC9456 output buffer is more than sufficient to drive $50 \Omega$ transmission lines on the incident edge. Note from the delay measurements in the simulations a delta of only 43ps exists between the two differently loaded outputs. This suggests that the dual line driving need not be used exclusively to maintain the tight output-to-output skew of the MPC9456. The output waveform in Figure 4. "Single versus Dual Line Termination Waveforms" shows a step in the waveform, this step is caused by the impedance mismatch seen looking into the driver. The parallel combination of the $36 \Omega$ series resistor plus the output
impedance does not match the parallel combination of the line impedances. The voltage wave launched down the two lines will equal:

$$
\begin{aligned}
\mathrm{V}_{\mathrm{L}} & =\mathrm{V}_{\mathrm{S}}\left(\mathrm{Z}_{0} \div\left(\mathrm{R}_{\mathrm{S}}+\mathrm{R}_{0}+\mathrm{Z}_{0}\right)\right) \\
\mathrm{Z}_{0} & =50 \Omega \| 50 \Omega \\
\mathrm{R}_{\mathrm{S}} & =36 \Omega \| 36 \Omega \\
\mathrm{R}_{0} & =14 \Omega \\
\mathrm{~V}_{\mathrm{L}} & =3.0(25 \div(18+14+25) \\
& =1.31 \mathrm{~V}
\end{aligned}
$$

At the load end the voltage will double, due to the near unity reflection coefficient, to 2.5 V . It will then increment towards the quiescent 3.0 V in steps separated by one round trip delay (in this case 4.0 ns ).


Figure 4. Single versus Dual Waveforms
Since this step is well above the threshold region it will not cause any false clock triggering, however designers may be uncomfortable with unwanted reflections on the line. To better match the impedances when driving multiple lines the situation in Figure 5. "Optimized Dual Line Termination" should be used. In this case the series terminating resistors are reduced such that when the parallel combination is added to the output buffer impedance the line impedance is perfectly matched.


Figure 5. Optimized Dual Line Termination


Figure 6. PCLK MPC9456 AC test reference for $\mathrm{V}_{\mathbf{C C}}=3.3 \mathrm{~V}$ and $\mathrm{V}_{\mathbf{C C}}=2.5 \mathrm{~V}$


Figure 7. Output Transition Time Test Reference


The time from the PLL controlled edge to the non controlled edge, divided by the time between PLL controlled edges, expressed as a percentage

Figure 9. Output Duty Cycle (DC)


Figure 11. Output Transition Time test reference

## OUTLINE DIMENSIONS



## Freescale Semiconductor, Inc.

## NOTES

# Freescale Semiconductor, Inc. 

## NOTES

## Freescale Semiconductor, Inc.


#### Abstract

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. MOTOROLA and the logo are registered in the US Patent \& Trademark Office. All other product or service names are the property of their respective owners.


© Motorola, Inc. 2002.
How to reach us:
USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217. 1-303-675-2140 or 1-800-441-2447
JAPAN: Motorola Japan Ltd.; SPS, Technical Information Center, 3-20-1, Minami-Azabu. Minato-ku, Tokyo 106-8573 Japan. 81-3-3440-3569

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong. 852-26668334
Technical Information Center: 1-800-521-6274
HOME PAGE: http://www.motorola.com/semiconductors/

